## Efinix T20 EVB

May 6, 2023

Updated: May 13, 2023

Ordering & Setup

**Board** 

Basic stuff

**Synthesis** 

**Programming** 

**SPI Slave** 

Register map

LVDS

ATMEL TX IQ Interface

TRION FPGA LVDS Block

## Ordering & Setup

Buy it here: <a href="https://www.digikey.com/en/products/detail/efinix-inc/T20F256C-DK/10654491">https://www.digikey.com/en/products/detail/efinix-inc/T20F256C-DK/10654491</a>

Download Efinity SW here: <a href="https://www.efinixinc.com/products-efinity.html">https://www.efinixinc.com/products-efinity.html</a>

Register your board here: <a href="https://www.efinixinc.com/support/profile-devkit.php">https://www.efinixinc.com/support/profile-devkit.php</a>

### Board

#### Basic stuff

D3 and D4 are blinky LEDs. If they are blinking, you are good! Blink rate can be changed by writing SPI register 0x5

### **Synthesis**

The flow is you run synthesis first.



if synthesis is clean, you can assign pins. The pins should already be assigned if you pull from the repo but if you need to add pins you would select 'open interface designer'





Run 'check design' and if it is clean, save it

Finish rest of steps, map, place and route by clicking on the icons under d@ashboard until bitstream is generated

### Programming

For first time use, the Trion Development Board USB drivers may need to be manually installed. If the board does not show up when you open the programmer, do the following. Download the zadig exe from here:

https://zadig.akeo.ie/

- 1. Connect the board to your computer with the appropriate cable and power it up.
- 2. Run the Zadig software.
- 3. Choose Options > List All Devices.
- 4. Select Trion T20 Development Board (Interface 0)



5. Select libusb-win32 as the driver pointed to by the green arrow using the up/down buttons:



- 6. Click Replace Driver.
- 7. Repeat steps 4-6 for "Trion T20 Development Board (Interface 1)"

Important! Plug board in before opening programmer, otherwise it doesn't see it

#### Tools>Open Programmer



You should see a window like this:



**Programming mode** can be **JTAG** or **SPI Active**. SPI Active writes the bitstream to the FLASH on board the FPGA so you don't have to load it from the programmer every time you power on the board.

If programming JTAG under **Image** select .bit file. If programming FLASH using SPI Active, use .hex file

NOTE: DO NOT UNPLUG THE BOARD DURING ERASE OR PROGRAMMING. It may not break anything or it may brick the board. Just wait until the flash program completes.

#### **SPI Slave**

Spi Slave interface is on Bank 3



# Register map

(subject to change)

The register map is accessible using SPI Slave interface

| SPI<br>ADDR | Name          | Bits     |                                                                                                            |
|-------------|---------------|----------|------------------------------------------------------------------------------------------------------------|
| 0x0         | GPO_CTRL      | 7<br>6:0 | 1=if bit is set, overwrite GPO setting;<br>0 = no overwrite<br>GPO Pin output value                        |
| 0x1         | STATUS        |          |                                                                                                            |
| 0x2         | tx_packet_len |          |                                                                                                            |
| 0x3         | tx_packet     |          |                                                                                                            |
| 0x4         | rx_packet_len |          |                                                                                                            |
| 0x5         | rx_packet     |          |                                                                                                            |
| 0x6         | LED_CTRL      | 7:0      | control 8 MSBs of ctr_cfg_reg in led.sv<br>8'b0000_0000 - blink really fast<br>8'b1111_1111 - blink slower |
| 0x7         | TX_TEST_CTRL  | 7:2      | Reserved                                                                                                   |
|             |               | 4        | 1=SWAP I/Q<br>0=normal operation                                                                           |
|             |               | 0        | 1=if bit is set, sets tx_en=1 and transmit preamble continuously on LVDS TX pins                           |

### **LVDS**

LVDS TX is on CON3 and LVDS RX is on CON4

LVDS can be configured in 2:1 mode, which is basically 2 bits parallel to 1 bit serial (single ended to dual data rate, input and output clocks are the same) up to 8:1 mode, where the parallel input data is 1/8 of the output data rate.

The input clock to the lvds block is **tx\_slowclk**, and the output clock is **tx\_fastclk**. Tx\_slowclk is enumerated in the top\_level. Tx\_fastclk is only enumerated in the interface designer.

So in other words we could clock the input to the LVDS block (tx slowclk) at

- 64MHz 2 bits xferred in on every tx\_slowclk rising edge. LVDS tx@ rising and falling edge
- 32MHz 4 bits xferred in on every tx slowclk x 4 serialization [2 LVDS tx fastclk]
- 16MHz 8 bits xferred in on every tx slowclk x 8 serialization [4 LVDS tx fastclk]

#### We will use

- GPIOB\_TX00 p/n pair for LVDS TX
- GPIOB TX12 p/n pair for LVDS TX CLK (fastclk)

#### ATMEL TX IQ Interface

The Atmel is expecting 32-bit data, so we will need to chunk the output of the Efinix FPGA to match.

The atmel expects the TX (data to ATMEL) to be edge aligned Note the startup requirement of the ATMEL device:



Note: I/Q data interface receiver start-up time (see section "I/Q Data Interface Driver DC and Startup Specification" on page 205)

We need to send >= 32 zero bits before starting transition

If we have the FPGA controltransmit (i.e. RF\_IQIFC0.EEC=1), we will need to set the LSB of the I Data (bit 0) to 1'b1. It is not clear to me what the procedure is:

32 zeros, then set I data bit 0=1'b1, then, send I sync/I data/Q sync/q data ??



Figure 6-4. Transmitter Control Timing Diagram for I/Q Radio Mode

#### TRION FPGA LVDS Block

Trion FPGA

Core OUT[n:0]

Serializer Transmitter TXP

TXN

PLL FASTCLK

The toplevel will have an output which is OUT[n:0]. The actual LVDS TX pins are not in the toplevel, they are defined using the interface designer.

